DocumentCode :
2059217
Title :
On performance of series connected CMOS vertical hall devices
Author :
Banjevic, Mirjana ; Reymond, Serge ; Popovic, Radivoje S.
Author_Institution :
Ecole Polytech. Fed. de Lausanne, Inst. of Microelectron., Lausanne
fYear :
2008
fDate :
11-14 May 2008
Firstpage :
337
Lastpage :
340
Abstract :
Series connected (stacked) CMOS vertical Hall devices were analyzed on the basis of performance of a single five contacts device biased at different common mode voltages with respect to the substrate. The uneven influence of junction field effect on residual offset voltage, sensitivity and residual offset equivalent magnetic field was studied. It was shown that though junction field effect leads to some increase in offset voltage for devices with higher common mode, this effect can be minimized through suitable biasing.
Keywords :
CMOS integrated circuits; Hall effect devices; sensitivity analysis; biasing; contacts device; junction field effect; residual offset equivalent magnetic field; residual offset voltage; sensitivity; series connected CMOS vertical Hall device; CMOS technology; Circuit topology; Current density; Magnetic analysis; Magnetic sensors; Microelectronics; Semiconductor device doping; Spinning; Substrates; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2008. MIEL 2008. 26th International Conference on
Conference_Location :
Nis
Print_ISBN :
978-1-4244-1881-7
Electronic_ISBN :
978-1-4244-1882-4
Type :
conf
DOI :
10.1109/ICMEL.2008.4559290
Filename :
4559290
Link To Document :
بازگشت