DocumentCode :
2059628
Title :
Delay fault modelling/simulation using VHDL-AMS in multi-Vdd systems
Author :
Ali, Noohul Basheer Zain ; Zwolinski, M. ; Ahmadi, A.
Author_Institution :
Electron. Syst. & Devices Group, Univ. of Southampton, Southampton
fYear :
2008
fDate :
11-14 May 2008
Firstpage :
413
Lastpage :
416
Abstract :
With the growing density of very large scale integrated (VLSI) circuits, traditional digital fault simulation is no longer a viable option. This is because of analogue-like behaviour in digital circuits. The need for fast fault simulation is one of the main requirements in test pattern generation. The trade off between accurate simulations at transistor level, as in SPICE and fast simulation at gate level using a Hardware Descriptive Language (HDL) can be achieved by using behavioural modelling languages such as VHDL-AMS. In this paper, we have demonstrated that behavioural fault simulation for resistive faults can produce fast and accurate results.
Keywords :
SPICE; VLSI; fault simulation; hardware description languages; SPICE; VHDL-AMS; delay fault modelling; delay fault simulation; digital fault simulation; hardware descriptive language; multiVdd systems; very large scale integrated circuits; Circuit faults; Circuit simulation; Circuit testing; Computational modeling; Delay; Digital circuits; Dynamic voltage scaling; SPICE; Test pattern generators; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2008. MIEL 2008. 26th International Conference on
Conference_Location :
Nis
Print_ISBN :
978-1-4244-1881-7
Electronic_ISBN :
978-1-4244-1882-4
Type :
conf
DOI :
10.1109/ICMEL.2008.4559309
Filename :
4559309
Link To Document :
بازگشت