DocumentCode :
2059838
Title :
Nanofabric PLA Architecture with Double Variable Redundancy
Author :
Joshi, M.V. ; Al-Assadi, W.K.
Author_Institution :
Univ. of Missouri-Rolla, Rolla
fYear :
2007
fDate :
20-22 April 2007
Firstpage :
32
Lastpage :
36
Abstract :
It has been shown that fundamental electronic structures such as Diodes, and FET´s can be constructed using selectively doped semiconducting carbon nanotubes or silicon nanowires (CNT´s, SiNW´s) at nanometer scale. Memory and Logic cores using these technologies have been proposed, that use the configurable junctions in two-dimensional crossbars of CNT´s. These memories and logic arrays at this scale exhibit significant amount of defects that account for poor yield. Configuration of these devices in presence of defects demands for an overhead in terms of area and programming time. In this work, we introduce a PLA (programmable logic array) configuration that makes use of design-specific redundancy in terms of number of nanowires, in order to simplify the process of programming the PLA, increase the yield and reduce the time complexity and in turn, the cost of the system.
Keywords :
carbon nanotubes; nanotechnology; programmable logic arrays; nanofabric PLA architecture; nanometer scale; programmable logic array; semiconducting carbon nanotubes; silicon nanowires; Carbon nanotubes; FETs; Logic arrays; Logic devices; Logic programming; Nanowires; Programmable logic arrays; Semiconductivity; Semiconductor diodes; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Region 5 Technical Conference, 2007 IEEE
Conference_Location :
Fayetteville, AR
Print_ISBN :
978-1-4244-1280-8
Electronic_ISBN :
978-1-4244-1280-8
Type :
conf
DOI :
10.1109/TPSD.2007.4380347
Filename :
4380347
Link To Document :
بازگشت