Title :
A review of test techniques for RFIC’s and an application of a proposed approach in a 1.9-GHz CMOS mixer
Author :
Karagounis, A. ; Kanapitsas, A. ; Tsonos, C. ; Zois, H. ; Chronis, P. ; Ziovas, T. ; Polyzos, A.
Author_Institution :
Dept. of Electron., Technol. Educ. Inst. of Lamia, Lamia
Abstract :
In this paper test techniques for RFICs are presented. A Built-In Test (BIT) circuit is appiied for a 1.9-GHz double balanced Gilbert-cell CMOS active mixer. The BIT circuit operation is based on the observation that the presence of catastrophic faults, like resistive bridgings, shorts and opens, or parametric faults, result in the attenuation of the output voltage amlitude (gain reduction). The BIT circuit along with an active down-conversion mixer have been designed in a 90 nm UMC CMOS technology to evaluate the efficiency of the proposed approach and experimental results are presented.
Keywords :
CMOS integrated circuits; UHF integrated circuits; UHF mixers; built-in self test; integrated circuit testing; BIT circuit; CMOS mixer; RFIC; UMC CMOS technology; active down-conversion mixer; built-in test; catastrophic faults; frequency 1.9 GHz; radiofrequency integrated circuits; size 90 nm; test techniques; Attenuation; Built-in self-test; Circuit faults; Circuit testing; Costs; Crosstalk; Detectors; MOS devices; Radio frequency; Voltage;
Conference_Titel :
Microelectronics, 2008. MIEL 2008. 26th International Conference on
Conference_Location :
Nis
Print_ISBN :
978-1-4244-1881-7
Electronic_ISBN :
978-1-4244-1882-4
DOI :
10.1109/ICMEL.2008.4559317