DocumentCode :
2060904
Title :
An attempt to completely utilize the bandwidth capability of PCI-X 133 MHz devices in a 66 MHz PCI-X local bus
Author :
Prakash, Krishnamoorthy
Author_Institution :
Birla Inst. of Technol. & Sci., Pilani, India
Volume :
1
fYear :
2000
fDate :
14-17 May 2000
Firstpage :
106
Abstract :
The author presents a variation of the PCI-X 1.0 protocol which would prevent loss of valuable bandwidth in cases of transactions between two PCI-X-133 MHz capable devices present in a local bus operating at 66 MHz (due to the presence of at least one PCI-X 66 MHz device on the bus). In the conventional PCI-X protocol, there is no way in which transactions between two PCI-X 133 MHz devices can happen at 133 MHz when at least one PCI-X 66 MHz device is also present on the bus. A variation of the PCI-X protocol presented will eliminate the above limitation, enabling high speed devices to utilize their bandwidth capability to the maximum. The signalling scheme presented needs minimum changes to the PCI-X 1.0 version of the protocol and leads to bandwidth savings nearing 50% and a bus utilization factor nearing 100%.
Keywords :
bandwidth allocation; protocols; system buses; 133 MHz; 66 MHz; PCI-X 133 MHz devices; PCI-X local bus; PCI-X protocol; bandwidth capability; bandwidth savings; bandwidth utilization; bus utilization factor; high speed devices; local bus; signalling scheme;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Computing in the Asia-Pacific Region, 2000. Proceedings. The Fourth International Conference/Exhibition on
Conference_Location :
Beijing, China
Print_ISBN :
0-7695-0589-2
Type :
conf
DOI :
10.1109/HPC.2000.846527
Filename :
846527
Link To Document :
بازگشت