Title :
7.6 1GB/s 2Tb NAND flash multi-chip package with frequency-boosting interface chip
Author :
Hyun-Jin Kim ; Jeong-Don Lim ; Jang-Woo Lee ; Dae-Hoon Na ; Joon-Ho Shin ; Chae-Hoon Kim ; Seung-Woo Yu ; Ji-Yeon Shin ; Seon-Kyoo Lee ; Rajagopal, Devraj ; Sang-Tae Kim ; Kyeong-Tae Kang ; Jeong-Joon Park ; Yong-Jin Kwon ; Min-Jae Lee ; Sung-Hoon Kim ; S
Author_Institution :
Samsung Electron., Hwaseong, South Korea
Abstract :
NAND Flash-based solid-state drives (SSDs) have been adopted in enterprise storage applications that require high capacity and high-throughput performance. In recent years, a SATA interface supporting only up to 600MB/S throughput has hindered the accelerating performance growth of SSDs due to the host bandwidth limit. A PCI Express (PCIe) has emerged to close the limit because it can deliver 1GB/s throughput per lane and can be scaled to multi-lane to improve bandwidth. Accordingly, the SSD performance bottleneck has moved from the host interface to the NAND flash interface. In a memory system, a die-stacking technology in a NAND flash multi-chip package (MCP) effectively increases capacity and throughput performance in terms of PCB complexities and power consumption compared to a method increasing the number of channels. However, the multi-drop bus topology on NAND interfaces severely affects I/O speed degradations due to channel reflections and inter-symbol interference (ISI) resulting from large capacitive loadings. The undeniable paradox between larger storage capacity and higher I/O bandwidth has become a key challenge to reach enterprise-class SSDs. To overcome this issue, this paper presents a frequency-boosting interface chip (F-Chip) to boost I/O speeds while meeting capacity requirements. A 2Tb NAND flash MCP with 1GB/s toggle DDR interface is accomplished by incorporating the F-Chip into the NAND MCP including a 16-die stacked 128Gb NAND flash.
Keywords :
NAND circuits; flash memories; intersymbol interference; multichip modules; power consumption; DDR interface; NAND flash multichip package; NAND interfaces; PCI Express; SATA interface; bit rate 1 Gbit/s; die-stacking technology; frequency-boosting interface chip; intersymbol interference; multidrop bus topology; power consumption; solid-state drives; storage capacity 2 Tbit; Calibration; Clocks; Delays; Flash memories; Resistors; Temperature sensors;
Conference_Titel :
Solid- State Circuits Conference - (ISSCC), 2015 IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4799-6223-5
DOI :
10.1109/ISSCC.2015.7062964