DocumentCode :
2062364
Title :
8.5 A 16nm auto-calibrating dynamically adaptive clock distribution for maximizing supply-voltage-droop tolerance across a wide operating range
Author :
Bowman, Keith ; Raina, Sarthak ; Bridges, Todd ; Yingling, Daniel ; Hoan Nguyen ; Appel, Brad ; Kolla, Yesh ; Jeong, Jihoon ; Atallah, Francois ; Hansquine, David
Author_Institution :
Qualcomm, Raleigh, NC, USA
fYear :
2015
fDate :
22-26 Feb. 2015
Firstpage :
1
Lastpage :
3
Abstract :
System-on-chip (SoC) processor cores experience high-frequency supply voltage (VDD) droops when the current in the power delivery network abruptly changes in response to workload variations, thus degrading performance and energy efficiency. Previous adaptive circuit techniques aim to reduce the effects of VDD droops by sensing the VDD variation with an on-die monitor and adjusting the clock frequency (FCLK) [1-2] or by directly modulating the phase-locked loop (PLL) clock output with changes in the core VDD to implicitly adapt FCLK [3]. The adaptive response time and complex analog circuits limit the benefits of these techniques for a wide range of FCLK and VDD operating conditions. The adaptive clock distribution (ACD) [4-5] exploits the path clock-data delay compensation during a VDD droop to enable a sufficient response time to proactively adapt FCLK. Although the ACD mitigates the impact of VDD droops on performance and energy efficiency, the previous designs require extensive post-silicon tester calibration of the dynamic variation monitor (DVM) to accurately detect the onset of the VDD droop. Since SoC cores operate across a wide range of FCLK, VDD, temperature, and process conditions, the DVM requires a unique calibration for each operating point, thus resulting in prohibitively expensive test time for high-volume products. This paper describes an ACD design in a 16nm [6] test chip with an auto-calibration circuit to enable in-field, low-latency tuning of the DVM across a wide range of operating conditions to maximize the ACD benefits, while eliminating the costly overhead from tester calibration.
Keywords :
analogue circuits; clock distribution networks; microprocessor chips; phase locked loops; system-on-chip; ACD; DVM; FCLK; PLL; SoC processor cores; adaptive circuit techniques; adaptive clock distribution; adaptive response time; analog circuits; clock frequency; clock-data delay; dynamic variation monitor; on-die monitor; phase-locked loop; power delivery network; size 16 nm; supply-voltage-droop tolerance; system-on-chip processor cores; Calibration; Clocks; Delays; Synchronization; Temperature measurement; Time factors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid- State Circuits Conference - (ISSCC), 2015 IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4799-6223-5
Type :
conf
DOI :
10.1109/ISSCC.2015.7062971
Filename :
7062971
Link To Document :
بازگشت