Title :
A Temporal Correlation Based Port Combination Methodology for Networks-on-Chip on Reconfigurable Systems
Author :
Wang, Daihan ; Matsutani, Hiroki ; Amano, Hideharu ; Koibuchi, Michihiro
Author_Institution :
Keio Univ., Yokohama
Abstract :
A temporal correlation based port combination algorithm that customizes the router design in network-on-chip (NoC) is proposed for reconfigurable systems in order to minimize required hardware amount. Given the traffic characteristics of the target application and the expected hardware amount reduction rate, the algorithm automatically makes the port combination plan for the networks. Since the port combination technique has the advantage of almost keeping the topology, it does not affect the design of the other layers, such as task mapping and scheduling. The algorithm shows much better efficiency than the algorithm without temporal correlation. For the multimedia stream processing application, the algorithm can save 55% of the hardware amount without performance degradation, while the non-temporal correlation algorithm suffers from 30% performance loss.
Keywords :
field programmable gate arrays; system-on-chip; multimedia stream processing; networks-on-chip; port combination methodology; reconfigurable systems; router design; task mapping; task scheduling; temporal correlation; Degradation; Field programmable gate arrays; Hardware; Large-scale systems; Network topology; Network-on-a-chip; Performance loss; Streaming media; Telecommunication traffic; Traffic control;
Conference_Titel :
Field Programmable Logic and Applications, 2007. FPL 2007. International Conference on
Conference_Location :
Amsterdam
Print_ISBN :
978-1-4244-1060-6
Electronic_ISBN :
978-1-4244-1060-6
DOI :
10.1109/FPL.2007.4380676