DocumentCode :
2064442
Title :
A Design Flow to Map Parallel Applications onto FPGAs
Author :
Le Beux, Sébastien ; Marquet, Philippe ; Dekeyser, Jean-Luc
Author_Institution :
Lille Univ., Lille
fYear :
2007
fDate :
27-29 Aug. 2007
Firstpage :
605
Lastpage :
608
Abstract :
This paper introduces a new flow able to lit a parallel application onto an FPGA according to the FPGA characteristics such as computing power and IOs. The flow is based on iterative refactoring and transformations of the application. From the resulting application, a VHDL code is generated. This code is finally used to simulate or synthesize the application. Significant experiments have validated the approach.
Keywords :
field programmable gate arrays; parallel processing; program compilers; FPGA; VHDL code; iterative refactoring; parallel applications; Computational modeling; Computer interfaces; Concurrent computing; Field programmable gate arrays; Filtering; Filters; Hardware; Parallel processing; Pattern analysis; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2007. FPL 2007. International Conference on
Conference_Location :
Amsterdam
Print_ISBN :
978-1-4244-1060-6
Electronic_ISBN :
978-1-4244-1060-6
Type :
conf
DOI :
10.1109/FPL.2007.4380727
Filename :
4380727
Link To Document :
بازگشت