DocumentCode :
2064952
Title :
A low spur CMOS phase-locked loop with wide tuning range for CMOS Image Sensor
Author :
Zhiqing Chen ; Qi Zhang ; Ning Wang ; Dunshan Yuan ; Guohong Li ; Hui Wang ; Songlin Feng
Author_Institution :
Shanghai Adv. Res. Inst., Shanghai, China
fYear :
2013
fDate :
28-31 Oct. 2013
Firstpage :
1
Lastpage :
4
Abstract :
A CMOS phase-locked loop (PLL) with low reference spur and wide tuning range implemented in 0.18μm CMOS technology is presented in this paper. The design is based on the programmable integer-N PLL structure and the center frequency is around 480MHz for CMOS Image Sensor applications. A pseudo-differential current-starved multi-band ring oscillator is proposed to widen the tuning range. Several circuit techniques are used to minimize the phase frequency detector (PFD) UP/DN timing mismatch and charge pump (CP) current glitches, which reduce the reference spur. Implemented in the 0.18μm CMOS technology, the simulation results show that the -52.6dBc reference spur and the 94.4% tuning range (covering from 30MHz to 1050MHz) can be achieved.
Keywords :
CMOS image sensors; charge pump circuits; phase locked loops; CMOS PLL; CMOS image sensor; CMOS technology; PFD; UP/DN timing mismatch; charge pump current glitches; frequency 30 MHz to 1050 MHz; low spur CMOS phase-locked loop; phase frequency detector; programmable integer-N PLL structure; pseudodifferential current-starved multiband ring oscillator; size 0.18 mum; wide tuning range; Charge pumps; Clocks; Delays; Phase frequency detector; Phase locked loops; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2013 IEEE 10th International Conference on
Conference_Location :
Shenzhen
ISSN :
2162-7541
Print_ISBN :
978-1-4673-6415-7
Type :
conf
DOI :
10.1109/ASICON.2013.6811881
Filename :
6811881
Link To Document :
بازگشت