DocumentCode :
2065172
Title :
A Run-Time Reconfigurable Processor for Video Motion Estimation
Author :
Ribeiro, Miguel ; Sousa, Leonel
Author_Institution :
TU Lisbon, Lisboa
fYear :
2007
fDate :
27-29 Aug. 2007
Firstpage :
726
Lastpage :
729
Abstract :
Motion estimation is the central operation and simultaneously the most computational intensive step in video encoding. Fast block matching motion estimation search algorithms iteratively use different search patterns, making their implementation in hardware difficult. This paper proposes a new mechanism and a new architecture, in order to implement an hardware motion estimation processor that supports most of the existing fast search algorithms. Experimental results in FPGAs show that the proposed motion estimator is able to reconfigure itself between two consecutive blocks, allowing the search algorithm to adapt according to the features of frames and perform motion estimation in real time on CIF images.
Keywords :
microprocessor chips; motion estimation; search problems; video coding; CIF images; FPGA; fast block matching; run-time reconfigurable processor; search algorithms; video encoding; video motion estimation; Algorithm design and analysis; Computer architecture; Costs; Data structures; Hardware; Iterative algorithms; Motion estimation; Runtime; Signal processing; Video coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2007. FPL 2007. International Conference on
Conference_Location :
Amsterdam
Print_ISBN :
978-1-4244-1060-6
Electronic_ISBN :
978-1-4244-1060-6
Type :
conf
DOI :
10.1109/FPL.2007.4380755
Filename :
4380755
Link To Document :
بازگشت