Title :
Novel architecture of modular exponent on reconfigurable system
Author :
Paul, Rourab ; Saha, Sangeet ; Pal, Chandrajit ; Sau, Suman
Author_Institution :
Dept. of Electron. Sci., Univ. of Calcutta, Kolkata, India
Abstract :
This paper proposes a single chip solution of the modulus exponent operation for FPGA based embedded system applications. Throughput and resource usage are the two most important issues in the design of embedded systems and the designers must need to choose appropriate hardware architecture to meet these requirements. There are two ways of hardware design namely parallel architecture and sequential architecture. Though sequential architecture has lesser throughput it is suitable for limited resource hardware domain like FPGA based systems. Parallel design may consume huge resources but it has better throughput compare to its sequential counterpart. In this paper, we have proposed the design and implementation of modulus exponent operation in three different ways namely single clock architecture, sequential architecture and a processor core based architecture. The proposed design is implemented and verified on Spartan 3E (XC3S500E-FG320) and Virtex-5, (XC5VLX110T-FF1136) FPGA system. We have used VHDL and SystemC for the various implementations in our work. The results show that our design is better in terms of execution speed and hardware utilization in comparison with the existing research work.
Keywords :
C language; embedded systems; field programmable gate arrays; hardware description languages; multiprocessing systems; parallel architectures; reconfigurable architectures; (XC5VLX110T-FF1136) FPGA system; Spartan 3E (XC3S500E-FG320); SystemC; VHDL; Virtex-5; clock architecture; embedded system; hardware architecture; hardware design; modulus exponent operation; parallel architecture; processor core based architecture; reconfigurable architecture; sequential architecture; throughput; Algorithm design and analysis; Clocks; Computer architecture; Field programmable gate arrays; Hardware; IP networks; Throughput; EDK; Reconfigurable architecture; XPS; high throughput; modulus exponent;
Conference_Titel :
Engineering and Systems (SCES), 2012 Students Conference on
Conference_Location :
Allahabad, Uttar Pradesh
Print_ISBN :
978-1-4673-0456-6
DOI :
10.1109/SCES.2012.6199123