DocumentCode :
2065980
Title :
On the Improvement of Statistical Timing Analysis
Author :
Garg, Rajesh ; Jayakumar, Nikhil ; Khatri, Sunil P.
Author_Institution :
Texas A&M Univ., College Station
fYear :
2007
fDate :
1-4 Oct. 2007
Firstpage :
37
Lastpage :
42
Abstract :
As the minimum feature sizes of VLSI fabrication processes continue to shrink, the impact of process variations is becoming increasingly significant. This has prompted research into extending traditional static timing analysis so that it can be performed statistically. However, statistical static timing analysis (SSTA) tends to be quite pessimistic. In this paper we present a sensitizable statistical timing analysis (StatSense) technique to overcome the pessimism of SSTA. Our StatSense approach implicitly eliminates false paths, and also uses different delay distributions for different input transitions for any gate. These features enable our StatSense approach to perform less conservative timing analysis than the SSTA approach. Our results show that on average, the worst case (mu + 3sigma) circuit delay reported by StatSense is about 20% lower than that reported by SSTA.
Keywords :
VLSI; delays; statistical analysis; StatSense approach; VLSI fabrication processes; delay distributions; statistical timing analysis; Circuits; Distribution functions; Engines; Fabrication; Gaussian distribution; Performance analysis; Principal component analysis; Propagation delay; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2006. ICCD 2006. International Conference on
Conference_Location :
San Jose, CA
ISSN :
1063-6404
Print_ISBN :
978-0-7803-9707-1
Electronic_ISBN :
1063-6404
Type :
conf
DOI :
10.1109/ICCD.2006.4380791
Filename :
4380791
Link To Document :
بازگشت