DocumentCode :
2066150
Title :
CMOS Comparators for High-Speed and Low-Power Applications
Author :
Menendez, Eric R. ; Maduike, Dumezie K. ; Garg, Rajesh ; Khatri, Sunil P.
Author_Institution :
Pennsylvania State Univ., University Park
fYear :
2007
fDate :
1-4 Oct. 2007
Firstpage :
76
Lastpage :
81
Abstract :
In this paper, we present two designs for CMOS comparators: one which is targeted for high-speed applications and another for low-power applications. Additionally, we present hierarchical pipelined comparators which can be optimized for delay, area, or power consumption by using either design in different stages. Simulation results for our fastest hierarchical 64-bit comparator with a 1.2 V 100 nm process demonstrate a worst-case delay of 440 ps. To enable a fair comparison with previously reported approaches, we also simulated our designs with a 5.0 V AMIS 0.5 mum process as well. For this experiment, the fastest design has a latency of 1.33 ns, which represents a 37% speed improvement over the best previously reported approach to date (which was implemented in a 0.5 mum process).
Keywords :
CMOS integrated circuits; comparators (circuits); integrated circuit design; CMOS comparators; hierarchical 64-bit comparator; hierarchical pipelined comparators; Ambient intelligence; CMOS logic circuits; Circuit simulation; Cryptography; Delay; Design optimization; Energy consumption; Feedback; Microprocessors; Signal design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2006. ICCD 2006. International Conference on
Conference_Location :
San Jose, CA
ISSN :
1063-6404
Print_ISBN :
978-0-7803-9707-1
Electronic_ISBN :
1063-6404
Type :
conf
DOI :
10.1109/ICCD.2006.4380797
Filename :
4380797
Link To Document :
بازگشت