DocumentCode :
2066703
Title :
Steady and Transient State Analysis of Gate Leakage Current in Nanoscale CMOS Logic Gates
Author :
Mohanty, Saraju P. ; Kougianos, Elias
Author_Institution :
Univ. of North Texas, Denton
fYear :
2007
fDate :
1-4 Oct. 2007
Firstpage :
210
Lastpage :
215
Abstract :
Gate leakage (direct tunneling current for sub-65 nm CMOS) can severely affect both the transient and steady state behaviors of CMOS circuits. In this paper we quantify the transient and steady-state gate leakage effects as capacitances and state independent (equiprobable) average values, respectively. These metrics are characterized for two universal logic gates, 2-input NAND and NOR, and their sensitivity to variations in process and design parameters is studied. The effective tunneling capacitance of a logic gate is defined as the maximum change in tunneling current with respect to the rate of change of input voltage. It is an unique and novel metric and to our knowledge proposed here for the first time with respect to a logic gate. This metric concisely encapsulates both qualitative as well as quantitative information about the swing in tunneling current during state transitions while simultaneously accounting for the transition rate and represents the capacitive load of the logic gate due to transience in tunneling.
Keywords :
CMOS logic circuits; leakage currents; logic gates; nanoelectronics; transients; NAND gate; NOR gate; gate leakage current; nanoscale CMOS logic gate; steady state analysis; transient state analysis; tunneling capacitance; CMOS logic circuits; Capacitance; Gate leakage; Leakage current; Logic design; Logic gates; Process design; Steady-state; Transient analysis; Tunneling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2006. ICCD 2006. International Conference on
Conference_Location :
San Jose, CA
ISSN :
1063-6404
Print_ISBN :
978-0-7803-9707-1
Electronic_ISBN :
1063-6404
Type :
conf
DOI :
10.1109/ICCD.2006.4380819
Filename :
4380819
Link To Document :
بازگشت