DocumentCode :
2067163
Title :
On process-algebraic verification of asynchronous circuits
Author :
Wang, X. ; Kwiatkowska, M.
Author_Institution :
Sch. of Comput. Sci., Univ. of Birmingham
fYear :
2006
fDate :
28-30 June 2006
Firstpage :
37
Lastpage :
46
Abstract :
This paper develops a theoretical basis for using process algebra and associated model checking tools to verify asynchronous circuits. We extend existing verification theory for asynchronous circuits, and integrate it into the framework of standard process algebra theory. Our theory permits analysis of safeness (i.e. choke) and progress (i.e. illegal stop, divergence and relative starvation) conditions. We show how the model can be translated into CSP, and how the satisfaction of safeness and progress requirements can be reduced to refinement checks in CSP
Keywords :
asynchronous circuits; formal verification; process algebra; CSP; asynchronous circuits; model checking tool; process-algebraic verification; verification theory; Algebra; Asynchronous circuits; Circuit synthesis; Computer science; Explosions; High level languages; Inductors; Protocols; Silicon; System recovery;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application of Concurrency to System Design, 2006. ACSD 2006. Sixth International Conference on
Conference_Location :
Turku
ISSN :
1550-4808
Print_ISBN :
0-7695-2556-3
Type :
conf
DOI :
10.1109/ACSD.2006.16
Filename :
1640222
Link To Document :
بازگشت