Title :
A System-level Network-on-Chip Simulation Framework Integrated with Low-level Analytical Models
Author :
Xi, Jinwen ; Zhong, Peixin
Author_Institution :
Michigan State Univ., East Lansing
Abstract :
This paper presents a system-level Network-on-Chip modeling framework that integrates transaction-level model and analytical wire model for design space exploration. It enables the analysis of influence of physical wire properties on the system performance and power dissipation in early design stages. SystemC provides the infrastructure to integrate transaction-level model and low-level models. By utilizing approximate timing, different temporal granularity can be used, leading to fast simulation speed. Six deep-submicron CMOS processes from 180 nm to 45 nm are used to evaluate the performance/power of NoC. Additionally, temporal and spatial NoC power analysis under different traffic conditions provides an effective basis for power/thermal optimization and design space exploration in early design stages.
Keywords :
circuit simulation; hardware description languages; network-on-chip; SystemC; deep-submicron CMOS process; low-level analytical model; physical wire property; power dissipation; power-thermal optimization; space exploration design; system-level network-on-chip simulation; temporal granularity; traffic condition; transaction-level model; Analytical models; Network-on-a-chip; Performance analysis; Power dissipation; Power system modeling; Semiconductor device modeling; Space exploration; System performance; Timing; Wire; NoC; Power Model; SoC; SystemC;
Conference_Titel :
Computer Design, 2006. ICCD 2006. International Conference on
Conference_Location :
San Jose, CA
Print_ISBN :
978-0-7803-9707-1
Electronic_ISBN :
1063-6404
DOI :
10.1109/ICCD.2006.4380845