Title :
System-Level Energy Modeling for Heterogeneous Reconfigurable Chip Multiprocessors
Author :
Wang, Xiaofang ; Ziavras, Sotirios G. ; Hu, Jie
Author_Institution :
Villanova Univ., Villanova
Abstract :
Field-programmable gate array (FPGA) technology is characterized by continuous improvements that provide new opportunities in system design. multiprocessors-on-a-programmable-chip (MPoPCs) represent the recent trend in this arena; they integrate the advantages of both software programmability and hardware reconfigurability. However, FPGAs consume more energy than ASICs. The lack of powerful tools and models to estimate and verify the energy consumption in the early stages of the design cycle exacerbates this problem. In this paper, we propose a system-level energy estimation model to accompany our design methodology for HERA (heterogeneous reconfigurable architecture), a versatile reconfigurable MPoPC that we have implemented on Xilinx FPGAs. The model utilizes both physical-level measurements from a hardware component library and application statistics. Experiments with the parallel LU factorization of large sparse matrices show an average error in energy estimation of about 5.17%. We also demonstrate performance-energy trade-off test cases that incorporate this model into HERA´s design methodology to satisfy the real needs of application-system pairs.
Keywords :
electronic engineering computing; field programmable gate arrays; logic design; microprocessor chips; reconfigurable architectures; system-on-chip; FPGA; field-programmable gate array; heterogeneous reconfigurable chip multiprocessor design; multiprocessors-on-a-programmable-chip; parameterized hardware component library; software programmability; system-level energy modeling; Continuous improvement; Design methodology; Energy consumption; Field programmable gate arrays; Hardware; Libraries; Power system modeling; Reconfigurable architectures; Sparse matrices; Statistics; Chip multiprocessor; FPGA; SIMD/MIMD mixed-mode computing; energy modeling;
Conference_Titel :
Computer Design, 2006. ICCD 2006. International Conference on
Conference_Location :
San Jose, CA
Print_ISBN :
978-0-7803-9707-1
Electronic_ISBN :
1063-6404
DOI :
10.1109/ICCD.2006.4380849