DocumentCode :
2067491
Title :
Design of a hybrid reconfigurable coprocessor
Author :
Xiang Wang ; Su Zhang ; Wei Ni ; Yukun Song ; Yanhui Yang ; Jichun Bu
Author_Institution :
Inst. of VLSI Design, Hefei Univ. of Technol., Hefei, China
fYear :
2013
fDate :
28-31 Oct. 2013
Firstpage :
1
Lastpage :
4
Abstract :
Reconfigurable processors are noticeable for their flexibility and high computation performance. Combining a general purpose processor with a reconfigurable coprocessor can improve the overall system performance. As wide range of algorithms have appeared due to the increasing complexity of applications, the general purpose processors undertake more serial computing tasks, which also leads to more time consumption during the task switching. Meanwhile, higher bandwidth demand comes with the increasing of computation efficiency. A hybrid reconfigurable coprocessor has been proposed here, which reduces its dependence on the general purpose processor. Optimized L2-cache has been designed to enhance the data locality and reusability. The proposed coprocessor based on an FPGA has been implemented which can operate at 100MHz. Experimental results show that much better performance has been achieved with this proposed coprocessor.
Keywords :
coprocessors; field programmable gate arrays; logic design; reconfigurable architectures; FPGA; L2-cache; frequency 100 MHz; general purpose processor; hybrid reconfigurable coprocessor design; serial computing; Algorithm design and analysis; Arrays; Context; Coprocessors; Jacobian matrices; Pipelines; Program processors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2013 IEEE 10th International Conference on
Conference_Location :
Shenzhen
ISSN :
2162-7541
Print_ISBN :
978-1-4673-6415-7
Type :
conf
DOI :
10.1109/ASICON.2013.6811980
Filename :
6811980
Link To Document :
بازگشت