DocumentCode :
2067560
Title :
Asynchronous Packet-Switching for Networks-on-Chip
Author :
Xu, Jun ; Sotudeh, Reza ; Josephs, Mark B.
Author_Institution :
Sch. of Electron., Commun. & Electr. Eng., Hertfordshire Univ., Hatfield
fYear :
2006
fDate :
28-30 June 2006
Firstpage :
201
Lastpage :
207
Abstract :
System-on-chip design is facing increasing challenges in its integration, global wiring delay and power dissipation. Interconnection network technology has the advantage over conventional bus technology in its scalability; on the other hand, asynchronous circuit design technology may offer power saving and tackle the clock-skew problem. Chip designers are thus turning their attention to network-on-chip solutions. Packet-switches play a key role in interconnection networks and this paper focuses on their implementation as asynchronous circuits. The results of experiments run to evaluate several aspects of the routing switch implementation are presented
Keywords :
asynchronous circuits; integrated circuit design; integrated circuit interconnections; integrated logic circuits; logic design; network routing; network-on-chip; packet switching; asynchronous circuit design technology; asynchronous packet-switching; bus technology; clock-skew problem; global wiring delay; interconnection network technology; networks-on-chip; power dissipation; routing switch implementation; system-on-chip design; system-on-chip integration; Asynchronous circuits; Clocks; Delay; Multiprocessor interconnection networks; Power dissipation; Scalability; Switches; System-on-a-chip; Turning; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application of Concurrency to System Design, 2006. ACSD 2006. Sixth International Conference on
Conference_Location :
Turku
ISSN :
1550-4808
Print_ISBN :
0-7695-2556-3
Type :
conf
DOI :
10.1109/ACSD.2006.1
Filename :
1640237
Link To Document :
بازگشت