DocumentCode :
2067604
Title :
Generating Compact Robust and Non-Robust Tests for Complete Coverage of Path Delay Faults Based on Stuck-at Tests
Author :
Xiang, Dong ; Li, Kaiwei ; Fujiwara, Hideo ; Sun, Jiaguang
Author_Institution :
Tsinghua Univ., Beijing
fYear :
2007
fDate :
1-4 Oct. 2007
Firstpage :
446
Lastpage :
451
Abstract :
A new rest generation method of fully scanned or combinational circuits is proposed for complete coverage of path delay faults based on single stuck-at tests. The proposed method adds the target path into the original circuit, where all off inputs of the path are connected with corresponding nodes in the original circuit. Test generation of the path delay fault is reduced to that of the single stuck-at fault at the fanout branch, where the additional path connects with its source node in the original circuit. A disjoint dynamic test compaction scheme is proposed to reduce the size of the test set in the process of test generation. A conjoint test compaction scheme is proposed based on fanout counts of the paths. The proposed method presents a very compact test set for complete coverage of robustly and non-robustly testable path delay faults.
Keywords :
combinational circuits; fault diagnosis; logic testing; combinational circuit; conjoint test compaction scheme; disjoint dynamic test compaction scheme; robustly testable path delay fault coverage; stuck-at test generation; Boolean functions; Circuit faults; Circuit testing; Combinational circuits; Compaction; Data structures; Delay effects; Fault detection; Robustness; Software testing; Dynamic test compaction; path delay faults; single stuck-at faults; test generation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2006. ICCD 2006. International Conference on
Conference_Location :
San Jose, CA
ISSN :
1063-6404
Print_ISBN :
978-0-7803-9707-1
Electronic_ISBN :
1063-6404
Type :
conf
DOI :
10.1109/ICCD.2006.4380854
Filename :
4380854
Link To Document :
بازگشت