Title :
H.264 video parallel decoder on a 24-core processor
Author :
Shikai Zhu ; Zheng Yu ; Shile Cui ; Zhiyi Yu ; Xiaoyang Zeng
Author_Institution :
State Key Lab. of ASIC & Syst., Fudan Univ., Shanghai, China
Abstract :
This paper presents an implementation of H.264 decoder on a 24-core processor. H.264 provides many new features that require complex computations compared to the previous video coding standards, thus introduces great challenges to implement it efficiently. Multiprocessor emerges as a good solution because it provides high parallelism rather than high clock frequency to improve the system performance energy efficiently. By utilizing hardware accelerators and different levels of parallelism mechanism including function-level parallelism, data-level parallelism and thread-level parallelism, our proposed H.264 decoder shows a throughput of 58fps@720p at 800MHz with 780mW power dissipation.
Keywords :
decoding; multiprocessing systems; video coding; 24-core processor; H.264 video parallel decoder; data-level parallelism mechanism; frequency 800 MHz; function-level parallelism mechanism; hardware accelerators; high clock frequency; multiprocessor; power 780 mW; system performance energy; video coding standards; Decoding; Entropy; Multicore processing; Parallel processing; Pipelines; Power dissipation; Throughput;
Conference_Titel :
ASIC (ASICON), 2013 IEEE 10th International Conference on
Conference_Location :
Shenzhen
Print_ISBN :
978-1-4673-6415-7
DOI :
10.1109/ASICON.2013.6811993