DocumentCode :
2067885
Title :
A reconfigurable floating-point FFT architecture
Author :
Chenlu Wu ; Wei Cao ; Xuegong Zhou ; Lingli Wang ; Fang Wang ; Baodi Yuan
Author_Institution :
State Key Lab. of ASIC & Syst., Fudan Univ., Shanghai, China
fYear :
2013
fDate :
28-31 Oct. 2013
Firstpage :
1
Lastpage :
4
Abstract :
A novel reconfigurable single-precision floating-point FFT architecture for accelerating scientific computing is proposed in this paper. This architecture implements reconfigurable point FFT. The fully pipelined computing unit is used to speed up the FFT operation. To deal with conflicting access to delay unit, the improved method is adopted for temporary data storage, which merely costs additional 0.1% of the total memory resources. Compared with conventional CSD multipliers based implementation, our design with RMCM reduces the number of adders by 33.3% and 64.1% for radix-23 and radix-24 butterfly units, respectively. The proposed processor has been verified on a XC6VSX475T FPGA chip, with the frequency up to 156MHz. The execution time to calculate 131072-point FFT is 840.2 us at 156MHz. It is nearly six times faster than FFTW 3.3.3 running on an IBM server based on Intel Xeon 16-core 1.87GHz CPU and 64 GB memory.
Keywords :
fast Fourier transforms; field programmable gate arrays; floating point arithmetic; pipeline arithmetic; reconfigurable architectures; IBM server; Intel Xeon 16-core CPU; XC6VSX475T FPGA chip; fast Fourier transform; frequency 1.87 GHz; frequency 156 MHz; fully pipelined computing unit; reconfigurable single-precision floating-point FFT architecture; Acceleration; Adders; Computer architecture; Delays; Field programmable gate arrays; Hardware; Scientific computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2013 IEEE 10th International Conference on
Conference_Location :
Shenzhen
ISSN :
2162-7541
Print_ISBN :
978-1-4673-6415-7
Type :
conf
DOI :
10.1109/ASICON.2013.6811996
Filename :
6811996
Link To Document :
بازگشت