DocumentCode :
2068589
Title :
Performance of the RamLink memory architecture
Author :
Gjessing, Stein ; Stone, Glen
Author_Institution :
Oslo Univ., Norway
Volume :
1
fYear :
1994
fDate :
4-7 Jan. 1994
Firstpage :
154
Lastpage :
162
Abstract :
RamLink is a proposal by the P1596.4 IEEE working group for defining a high bandwidth memory architecture. A RamLink memory system consists of a memory controller and a number of memory chips connected in a ring topology. The signaling rate of the ring is two nanoseconds and the data lane is eight bits wide. The RamLink memory controller implements a packet based protocol to issue read/write requests to the memory chips. The RamLink protocol supports concurrent transfers, making performance prediction more difficult than that of typical memory interfaces. Therefore, we have built a detailed simulation model of both the memory chips and a memory controller. Using the simulator we can observe protocol behavior under various memory read/write access scenarios. The focus of our research is to verify the expected performance of RamLink and to identify limitations in the RamLink protocol. The authors wish to emphasize that this paper presents performance simulations: the details of the RamLink architecture are specified by the IEEE working group. We also compare RamLink to a high bandwidth memory system using a buslike architecture.<>
Keywords :
memory architecture; performance evaluation; protocols; storage management; P1596.4 IEEE working group; RamLink memory architecture; buslike architecture; concurrent transfers; high bandwidth memory architecture; memory chips; memory controller; packet based protocol; performance prediction; read/write requests; simulation model;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System Sciences, 1994. Proceedings of the Twenty-Seventh Hawaii International Conference on
Conference_Location :
Wailea, HI, USA
Print_ISBN :
0-8186-5090-7
Type :
conf
DOI :
10.1109/HICSS.1994.323176
Filename :
323176
Link To Document :
بازگشت