DocumentCode :
2068617
Title :
A Scalable Bandwidth Aware Architecture for Connected Component Labeling
Author :
Kumar, Vikram Sampath ; Irick, Kevin ; Al Maashri, Ahmed ; Vijaykrishnan, N.
Author_Institution :
Dept. of Comput. Sci. & Eng., Pennsylvania State Univ., University Park, PA, USA
fYear :
2010
fDate :
5-7 July 2010
Firstpage :
116
Lastpage :
121
Abstract :
Recent literature on fast realizations of Connected Component Labeling has proposed single-pass algorithms and architectures that are particularly suited to hardware implementation. These architectures, however, impose input constraints unsuitable for real-time systems that have diverse interface specifications and bandwidth considerations. In this paper we present a streaming Connected Component Labeling architecture that includes a scalable processor that can be tuned to match the I/O bandwidth available in modern embedded computing platforms.
Keywords :
field programmable gate arrays; image segmentation; FPGA; I/O available bandwidth; connected component labeling; embedded computing; image segmentation; scalable bandwidth aware architecture; scalable processor; single pass algorithms; Computer architecture; Field programmable gate arrays; Labeling; Pixel; Random access memory; Registers; Streaming media; connected component labeling; single-pass; slice processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2010 IEEE Computer Society Annual Symposium on
Conference_Location :
Lixouri, Kefalonia
Print_ISBN :
978-1-4244-7321-2
Type :
conf
DOI :
10.1109/ISVLSI.2010.89
Filename :
5571797
Link To Document :
بازگشت