DocumentCode :
2068933
Title :
Failure mechanisms and optimum design for electroplated copper Through-Silicon Vias (TSV)
Author :
Liu, Xi ; Chen, Qiao ; Dixit, Pradeep ; Chatterjee, Ritwik ; Tummala, Rao R. ; Sitaraman, Suresh K.
Author_Institution :
Microsyst. Packaging Res. Center, Georgia Inst. of Technol., Atlanta, GA
fYear :
2009
fDate :
26-29 May 2009
Firstpage :
624
Lastpage :
629
Abstract :
Through-silicon vias (TSVs) have garnered a lot of interest in recent years because TSV is a key enabling technology for three dimensional (3D) integrated circuit (IC) stacking, silicon interposer technology, and advanced wafer level packaging (WLP). There has been significant effort in TSV fabrication and electrical design. However, considerably less work has been done on thermo-mechanical analysis and mechanical design of these structures. Due to the high coefficient of thermal expansion (CTE) mismatch between Si and the conducting material in the vias, thermo-mechanical reliability is a major concern. This paper uses finite-element (FE) models and X-ray diffraction (XRD) experiments for the thermo-mechanical analysis of TSVs. Two-dimensional thermo-mechanical finite-element models have been built to analyze the stress/strain distribution in the TSV structures, and the models show that large stress gradients and plastic deformation exist near the corner of electroplated Cu pads. The stress results from the finite-element models have been compared against XRD experimental data. A fracture mechanics analysis has also been performed, and the fracture analysis shows that Cu/SiO2 interfacial cracks and SiO2 cohesive cracks are more likely to initiate and propagate at those corner locations.
Keywords :
X-ray diffraction; copper; cracks; electroplated coatings; failure analysis; finite element analysis; fracture; integrated circuit reliability; integrated circuit technology; plastic deformation; stress-strain relations; thermal expansion; wafer level packaging; 3D integrated circuit stacking; Cu-SiO2-Si; TSV technology; X-ray diffraction; XRD; advanced wafer level packaging; cohesive cracks; conducting material; electroplated Cu pads; electroplated copper through-silicon vias; failure mechanism; fracture mechanics analysis; interfacial cracks; mechanical design; plastic deformation; silicon interposer technology; stress gradient; stress-strain distribution; thermal expansion coefficient mismatch; thermomechanical reliability; two-dimensional thermomechanical finite element model; Copper; Deformable models; Failure analysis; Finite element methods; Integrated circuit technology; Performance analysis; Thermal stresses; Thermomechanical processes; Through-silicon vias; X-ray scattering; Finite-Element Modeling; Thermo-mechanical Reliability; Through Silicon Via; XRD measurements;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 2009. ECTC 2009. 59th
Conference_Location :
San Diego, CA
ISSN :
0569-5503
Print_ISBN :
978-1-4244-4475-5
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2009.5074078
Filename :
5074078
Link To Document :
بازگشت