Title :
Easy to fill sloped vias for interconnects applications improved control of silicon tapered etch profile
Author :
Heraud, Stéphane ; Short, Carolyn ; Ashraf, Huma
Author_Institution :
Surface Technol. Syst., SPP Co., Newport
Abstract :
The first part of this paper aims to illustrate the possibility to control the shape of the top of a tapered silicon via using an SF6/O2 chemistry with high etch rate (~14 mum/min). This etch has been performed using an ICP machine, customized for this type of etch. Usually, for such a tapered etch process, a local bowed sidewall profile undercuts the mask at the top of the via. By removing this local bow, the aim is to facilitate the use of such tapered profile for through silicon via (TSV) interconnects, as used for CMOS applications or MEMS packaging in mass production today. The second part of this paper relates to the study of some trends obtained by varying process parameters such as pressure or platen power.
Keywords :
CMOS integrated circuits; elemental semiconductors; etching; integrated circuit interconnections; silicon; CMOS applications; ICP machine; MEMS packaging; SF6/O2 chemistry; interconnects applications; tapered etch process; tapered etch profile; through silicon via interconnects; Chemical technology; Control systems; Etching; Filling; Packaging; Plasma applications; Plasma chemistry; Shape control; Silicon; Sulfur hexafluoride;
Conference_Titel :
Electronic Components and Technology Conference, 2009. ECTC 2009. 59th
Conference_Location :
San Diego, CA
Print_ISBN :
978-1-4244-4475-5
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2009.5074083