DocumentCode :
2069277
Title :
Study of interconnection process for fine pitch flip chip
Author :
Lee, MinJae ; Yoo, Min ; Cho, Jihee ; Lee, Seungki ; Kim, Jaedong ; Lee, ChoonHeung ; Kang, DaeByoung ; Zwenger, Curtis ; Lanzone, Robert
Author_Institution :
Res. & Dev. Center, Amkor Technol. Korea Inc., Seoul
fYear :
2009
fDate :
26-29 May 2009
Firstpage :
720
Lastpage :
723
Abstract :
Today, flip chip technology is a main stream of interconnection in microelectronic packaging and market forces continue to drive toward finer pitch interconnections. In this paper, fine pitch flip chip (FPFC) interconnection technology (i.e., less than 60 mum pitch) will be described. Two types of 50 mum pitch bump (Au stud & Cu pillar) will be evaluated and two different flip-chip (FC) bonding methods will be studied. Package structures of bare die flip-chip CSP (chip scale package) and also over molded version will be studied for reliability performance and volume assembly fit. For characterization, structure analysis will be performed at each reliability read point. Finally this paper will conclude by identifying the most robust bonding method for the FPFC devices.
Keywords :
chip scale packaging; fine-pitch technology; fitting (assembly); flip-chip devices; integrated circuit bonding; integrated circuit interconnections; integrated circuit reliability; bonding method; die flip-chip scale package; fine pitch flip chip interconnection technology; microelectronic packaging; reliability performance; size 50 mum; volume assembly fit; Acoustic testing; Assembly; Bonding processes; Chip scale packaging; Flip chip; Gold; LAN interconnection; Manufacturing; Robustness; Wafer bonding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 2009. ECTC 2009. 59th
Conference_Location :
San Diego, CA
ISSN :
0569-5503
Print_ISBN :
978-1-4244-4475-5
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2009.5074092
Filename :
5074092
Link To Document :
بازگشت