DocumentCode :
2069556
Title :
Integrated-circuit reliability simulation including dynamic stress effects
Author :
Hsu, Wen-jay ; Gowda, Sudhir M. ; Sheu, Bing J. ; Hwang, Chang-Gyu
Author_Institution :
Univ. of Southern California, Los Angeles, CA, USA
fYear :
1991
fDate :
12-15 May 1991
Abstract :
The development of high-reliability integrated circuits requires accurate prediction of circuit lifetime including dynamic stress effects. A systematic approach for classifying dynamic stress conditions and accounting for AC-induced excessive hot-carrier damage using an effective degradation factor is described. An equivalent DC degradation monitor is simulated using a two-pass approach. Experimental results on digital circuits, including memory circuits, are presented. In particular, results are presented on substrate currents in NAND gates, degradation in precharging current, and a SRAM cell and peripheral circuits
Keywords :
circuit reliability; digital integrated circuits; digital simulation; hot carriers; monolithic integrated circuits; AC-induced excessive hot-carrier damage; IC; NAND gates; SRAM cell; circuit lifetime; degradation factor; digital circuits; equivalent DC degradation monitor; high-reliability integrated circuits; memory circuits; peripheral circuits; precharging current; reliability simulation including dynamic stress effects; substrate currents; two-pass approach; Circuit simulation; Degradation; Hot carrier effects; MOSFETs; Microelectronics; Monitoring; Stress; Transconductance; Very large scale integration; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1991., Proceedings of the IEEE 1991
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0015-7
Type :
conf
DOI :
10.1109/CICC.1991.164031
Filename :
164031
Link To Document :
بازگشت