DocumentCode :
2069763
Title :
A novel delay minimization technique for low leakagewide fan-in domino logic gates
Author :
Chouhan, A. ; Mahor, Vikas ; Pattanaik, Manisha
Author_Institution :
VLSI Design Lab., ABV-Indian Inst. of Inf. Technol. & Manage., Gwalior, India
fYear :
2012
fDate :
17-19 Dec. 2012
Firstpage :
1
Lastpage :
4
Abstract :
With the scaling of technology the magnitude of leakage current has become a major cause of concern as it reduces the robustness of the circuit and leads to wastage of power. Most of the methods of leakage reduction lead to an increase in the delay of the circuit. In this paper a delay minimization block is proposed. This block is incorporated in a domino gate which has high threshold transistors for leakage reduction. The delay of high threshold domino gates has been reduced by using this mechanism. This facilitates the placement of high threshold domino gates in the critical or near critical paths of a design. Delay reduction of about 10% is achieved without any penalty on power delay productwhen wide fan-in domino gate has leakage as well as delay reduction features as compared to wide fan-in domino gates with only leakage reduction mechanisms. Simulations at 500MHz in 90nm show that leakage has reduced by 50% in the proposed design as compared to the conventional wide fan-in domino gate.
Keywords :
delays; leakage currents; logic circuits; logic gates; delay minimization block; delay minimization technique; delay reduction; frequency 500 MHz; high threshold domino gates; high threshold transistors; leakage current; leakage reduction method; low leakage wide fan-in domino logic gates; power delay product; size 90 nm; Delay minimization; Leakage reduction; Wide fanin domino logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computers and Devices for Communication (CODEC), 2012 5th International Conference on
Conference_Location :
Kolkata
Print_ISBN :
978-1-4673-2619-3
Type :
conf
DOI :
10.1109/CODEC.2012.6509272
Filename :
6509272
Link To Document :
بازگشت