Title :
Development of a novel Wafer-Level-Packaging technology using laminating process
Author :
Okayama, Yoshio ; Yanase, Yasuyuki ; Saitou, Kouichi ; Kobayashi, Hajime ; Nakasato, Mayumi ; Yamamoto, Tetsuya ; Usui, Ryosuke ; Inoue, Yasunori
Author_Institution :
Adv. Devices Res. Center, SANYO Electr. Co., Ltd., Gifu
Abstract :
We have been developing a novel Wafer Level Packaging technology which has a possibility of lowering WLP cost drastically by applying some Jisso techniques to WLP manufacturing processes. In short, our idea is laminating a Cu wafer having Cu bumps to a Si wafer in which LSIs are formed with a nonconductive thermosetting resin. The process flow of the developed WLP technology is as follows; 1. Cu bump formation by wet etching of a Cu wafer (same shape with a Si wafer) 2. Ni/Au plating both on top of the Cu bumps and Al electrodes on Si wafer 3. NCF (Non Conductive Film) laminating to a bump side of the Cu wafer 4. Laminating (thermo compression bonding) of Cu and Si wafer after alignment 5. Re-distribution layer (RDL) formation by wet etching of the Cu wafer laminated with the Si wafer 6. PSR laminating, solder ball mounting, and dicing In this development, reducing wafer warpage after thermo compression bonding, reducing misalignment between the Cu bumps on the Cu wafer and the Al electrodes on the Si wafer generated during the laminating process, and achieving a good ohmic and highly reliable connection of the bump and the electrode are the biggest issues. As for the wafer warpage, we developed double sided laminating structure and process which enables to cancel the wafer warpage because of balancing thermal stress of both sides of Si wafer. The misalignment caused by the difference of the thermal expansion coefficient of Cu and Si was effectively reduced with an offset bump formation method conducted at lithography process, and the misalignment occurred during the laminating process was also reduced by improving handling of thin Cu wafer. As a result, the misalignment could be suppressed under 20 um and the fine pitch (<100 um) connection was achieved. In addition, excellent electrical properties (ohmic contact and high yield within a wafer) and reliability were realized by employing the Au-Au thermo compression bonding method which is enabled with Ni/Au elec- troless plating on the Al electrodes of the LSI and also on the top surface of the Cu bumps. Moreover, we developed a technique of removing the NCF on top of Cu bumps before thermo compression bonding because of avoiding a residual NCF existence at the interface of Au-Au connections. In this work, we evaluated two kinds of methods for removing NCF, plasma etching and improving NCF laminating conditions.
Keywords :
aluminium; copper; etching; silicon; tape automated bonding; thermal expansion; wafer level packaging; Al; Cu; Jisso techniques; Si; bump formation; laminating process; non conductive film; redistribution layer formation; solder ball mounting; thermal expansion coefficient; thermo compression bonding; wafer level packaging; Costs; Electrodes; Gold; Manufacturing processes; Resins; Shape; Thermal stresses; Wafer bonding; Wafer scale integration; Wet etching;
Conference_Titel :
Electronic Components and Technology Conference, 2009. ECTC 2009. 59th
Conference_Location :
San Diego, CA
Print_ISBN :
978-1-4244-4475-5
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2009.5074118