DocumentCode :
2070840
Title :
An estimation method of chip level power distribution network inductance using full wave simulation and segmentation method
Author :
Kim, Jaemin ; Shim, Jongjoo ; Lee, Woojin ; Pak, Jun So ; Kim, Joungho
Author_Institution :
Div. of Electr. Eng., KAIST, Daejeon
fYear :
2008
fDate :
19-23 May 2008
Firstpage :
339
Lastpage :
342
Abstract :
An impedance profile of power distribution network (PDN) in system is an efficient criterion to evaluate the system performance in high-speed and high-performance semiconductor system design. Especially, PDN inductance estimation is more important because high impedance occurs at high frequency bandwidth with larger inductance and it generates larger simultaneous switching noise. In this paper, we propose a new calculation method to extract the inductance of chip level PDN based on full wave simulation and segmentation method. We fabricated two kinds of chip level PDN and measured the impedance profiles of test vehicles in the frequency domain up to 20 GHz so as to verify the proposed estimation method.
Keywords :
electric impedance; inductance; monolithic integrated circuits; power supply circuits; PDN inductance estimation; chip level power distribution network inductance; estimation method; full wave simulation; segmentation; semiconductor system design; Bandwidth; Frequency estimation; Frequency measurement; Impedance measurement; Inductance; Noise generators; Power semiconductor switches; Power systems; Semiconductor device noise; System performance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electromagnetic Compatibility and 19th International Zurich Symposium on Electromagnetic Compatibility, 2008. APEMC 2008. Asia-Pacific Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-981-08-0629-3
Electronic_ISBN :
978-981-08-0629-3
Type :
conf
DOI :
10.1109/APEMC.2008.4559881
Filename :
4559881
Link To Document :
بازگشت