Title :
An approach for reducing common-mode current on electronic control units using optimization algorithm
Author :
Shinomiya, Koshei ; Asai, Hideki ; Unou, Takanori
Author_Institution :
Shizuoka Univ., Hamamatsu
Abstract :
With the progress of integrated circuit technologies, high-speed and high-density electronic circuits have been designed. Consequently, EMI problems became very serious. One of the main causes of EMI on electronic control units is the common-mode current on the wire harness. It has been studied that the common-mode current can be reduced by controlling adequately the parasitic inductances and capacitances on PCBs. However, since there are numerous combinations of parasitic inductance and capacitance values, it is impractical to verify all of the combinations. In this paper, we propose a method which determines the parasitic inductance and capacitance values efficiently for reducing the common-mode current using an optimization algorithm. Finally, some simulations of the example circuit are performed with the proposed method. From the simulation results, the validity of the proposed method is verified.
Keywords :
capacitance; electromagnetic interference; inductance; integrated circuits; optimisation; printed circuit design; EMI; common-mode current reduction; optimization algorithm; parasitic capacitance; parasitic inductance; Electromagnetic compatibility;
Conference_Titel :
Electromagnetic Compatibility and 19th International Zurich Symposium on Electromagnetic Compatibility, 2008. APEMC 2008. Asia-Pacific Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-981-08-0629-3
Electronic_ISBN :
978-981-08-0629-3
DOI :
10.1109/APEMC.2008.4559882