DocumentCode :
2071016
Title :
Scalable Through Silicon Via with polymer deep trench isolation for 3D wafer level packaging
Author :
Tezcan, Deniz S. ; Duval, Fabrice ; Philipsen, Harold ; Luhn, Ole ; Soussan, Philippe ; Swinnen, Bart
Author_Institution :
IMEC, Leuven
fYear :
2009
fDate :
26-29 May 2009
Firstpage :
1159
Lastpage :
1164
Abstract :
A scalable generic through silicon via (TSV) process is developed using spin-on dielectric polymer as isolation layer where deep annular trenches in silicon are filled with the polymer. Following parameters are found to be affecting the polymer material spreading on the wafer surface and the filling performance: pre-treatments on the wafer surface, TSV density and physical properties of the polymer. Yielding TSV chains are measured on the fabricated wafers and the TSV resistance is found to be <100 mOmega. It is a via-last TSV process which is applicable to any silicon technology.
Keywords :
dielectric materials; polymers; silicon; wafer level packaging; 3D wafer level packaging; TSV chain measurement; deep annular trench isolation layer; polymer material; scalable generic through silicon via process; silicon technology; spin-on dielectric polymer; wafer fabrication; wafer surface pretreatment; Polymers; Silicon; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 2009. ECTC 2009. 59th
Conference_Location :
San Diego, CA
ISSN :
0569-5503
Print_ISBN :
978-1-4244-4475-5
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2009.5074158
Filename :
5074158
Link To Document :
بازگشت