Title :
Front end of line integration of high density, electrically isolated, metallized through silicon vias
Author :
Bauer, Todd M. ; Shinde, Subhash L. ; Massad, Jordan E. ; Hetherington, Dale L.
Author_Institution :
Sandia Nat. Labs., Albuquerque, NM
Abstract :
We have developed a complete process module for fabricating front end of line (FEOL) through silicon vias (TSVs). In this paper we describe the integration, which relies on using thermally deposited silicon as a sacrificial material to fill the TSV during FEOL processing, followed by its removal and replacement with tungsten after FEOL processing is complete. The uniqueness of this approach follows mainly from forming the TSVs early in the FEOL while still ultimately using metal as the via fill material. TSVs formed early in the FEOL can be formed at comparatively small diameter, high aspect ratio, and high spatial density. We have demonstrated FEOL-integrated TSVs that are 2 mum in diameter, over 45 mum deep, and on 20 mum pitch for a possible interconnect density of 250,000/cm2. Moreover, thermal oxidation of silicon can be used to form the dielectric isolation. Thermal oxidation is conformal and robust in the as-formed state. Finally, TSVs formed in the FEOL alleviate device design constraints common to vias-last integration.
Keywords :
integrated circuit metallisation; isolation technology; silicon; Si; dielectric isolation; front-end-of-line integration; metallization; size 2 mum; size 45 mum; thermal oxidation; thermally-deposited silicon; through silicon vias; via fill material; Etching; Fabrication; Integrated circuit interconnections; Metallization; Oxidation; Silicon; Stacking; Temperature; Through-silicon vias; Tungsten;
Conference_Titel :
Electronic Components and Technology Conference, 2009. ECTC 2009. 59th
Conference_Location :
San Diego, CA
Print_ISBN :
978-1-4244-4475-5
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2009.5074159