DocumentCode :
2071044
Title :
Characterization of a low leakage current and high-speed 7T SRAM circuit with wide voltage margins
Author :
Sarfraz, Khawar ; Kursun, V.
Author_Institution :
Dept. of Electron. & Comput. Eng., Hong Kong Univ. of Sci. & Technol., Kowloon, China
fYear :
2013
fDate :
5-7 Aug. 2013
Firstpage :
64
Lastpage :
69
Abstract :
A seven transistor (7T) static random-access memory (SRAM) cell with single-ended read and write operations is evaluated in this paper. The cell topology consists of a single bitline, a cross-coupled inverter pair with a transmission gate employed in the feedback path, and a bitline access transistor. Simulation results with 8 Kib SRAM arrays indicate up to 49.3% reduction in leakage currents, 42.7% shorter read delay, 36.9% lower write delay, and 75.4% wider voltage margin during write operations with the 7T SRAM cells while providing similar read static noise margin (RSNM) characteristics as compared to the conventional six transistor (6T) SRAM cells in TSMC 65nm standard CMOS technology. These performance benefits are achieved at the cost of 63.0% larger cell area, 70.6% higher read power consumption, and 57.9% higher write power consumption as compared to the conventional 6T SRAM cells.
Keywords :
CMOS memory circuits; MOSFET; SRAM chips; circuit feedback; integrated circuit noise; invertors; leakage currents; 6T SRAM cell; RSNM characteristics; TSMC standard CMOS technology; bitline access transistor; cell topology; feedback path; high-speed 7T SRAM circuit; low leakage current characterization; power consumption; read static noise margin characteristics; seven transistor static random-access memory cell; single bitline cross-coupled inverter pair; single-ended read and write operation; six transistor SRAM cell; size 65 nm; storage capacity 8 Kbit; transmission gate; wide voltage margin; Delays; Leakage currents; Logic gates; Power demand; SRAM cells; Transistors; Data stability; active power consumption; memory cell area; propagation delay; transistor sizing; write ability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2013 IEEE Computer Society Annual Symposium on
Conference_Location :
Natal
ISSN :
2159-3469
Type :
conf
DOI :
10.1109/ISVLSI.2013.6654624
Filename :
6654624
Link To Document :
بازگشت