Title :
On path selection for delay fault testing considering operating conditions [logic IC testing]
Author :
Seshadri, B. ; Pomeranz, I. ; Reddy, S.M. ; Kundu, S.
Author_Institution :
Electr. & Comput. Eng., Purdue Univ., W.Lafayette, IN, USA
Abstract :
Path delays in deep submicron designs are sensitive to the operating point of the design, which is defined by the temperature and supply voltage. Moreover, a change in the operating conditions may affect different paths differently. We study a path selection technique for path delay fault test generation that takes into account possible variations in operating conditions. In developing the path selection procedure, we assume that the operating conditions are uniform across multiple gates, however, they are unknown and may assume one of a large range of values. The paths selected for test generation must include the critical paths for any operating point in this range. The study provides a quantitative analysis of path criticality at different operating conditions.
Keywords :
integrated circuit modelling; integrated circuit testing; logic testing; critical paths; delay fault testing path selection; logic IC testing; operating condition considerations; operating condition variations; operating supply voltage; operating temperature; path delays; test generation; Circuit faults; Circuit testing; Clocks; Delay effects; Electrical fault detection; Semiconductor device testing; Semiconductor process modeling; Temperature sensors; Timing; Voltage;
Conference_Titel :
Test Workshop, 2003. Proceedings. The Eighth IEEE European
Print_ISBN :
0-7695-1908-3
DOI :
10.1109/ETW.2003.1231681