DocumentCode :
2071672
Title :
Requirements for delay testing of look-up tables in SRAM-based FPGAs
Author :
Girard, P. ; Héron, O. ; Pravossoudovitch, S. ; Renovell, M.
Author_Institution :
Lab. d´´Informatique de Robotique et de Microelectronique, Univ. Montpellier II, France
fYear :
2003
fDate :
25-28 May 2003
Firstpage :
147
Lastpage :
152
Abstract :
The objective of this paper is to analyze the detection of defects located in look-up-tables (LUTs) of SRAM-based FPGAs in the context of delay testing. Firstly, the static and dynamic behaviors of FPGA LUTs are described. Secondly, it is demonstrated that physical defects in FPGA LUTs can create delay faults. The detection of such delay faults is analyzed and requirements on test vectors are derived. Finally, an optimal test sequence, detecting all possible delay faults in a LUT, is defined in the context a manufacturing oriented test procedure (MOTP) as well as in the context of an application-oriented test procedure (AOTP).
Keywords :
field programmable gate arrays; integrated circuit testing; logic testing; table lookup; AOTP; LUT dynamic behavior; LUT static behaviour; MOTP; SRAM-based FPGA; application-oriented test procedure; delay fault detection; delay testing; field programmable gate arrays; look-up tables; manufacturing oriented test procedure; physical defect detection; test sequence optimization; test vectors; Circuit faults; Circuit testing; Delay; Fault detection; Field programmable gate arrays; Integrated circuit interconnections; Logic arrays; Manufacturing; Programmable logic arrays; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Workshop, 2003. Proceedings. The Eighth IEEE European
ISSN :
1530-1877
Print_ISBN :
0-7695-1908-3
Type :
conf
DOI :
10.1109/ETW.2003.1231682
Filename :
1231682
Link To Document :
بازگشت