DocumentCode :
2071725
Title :
A yield-driven regular layout synthesis
Author :
Meinhardt, Cristina ; Reis, R.
Author_Institution :
Grad. Program in Comput. Sci., Fed. Univ. of Rio Grande do Sul, Porto Alegre, Brazil
fYear :
2013
fDate :
5-7 Aug. 2013
Firstpage :
221
Lastpage :
222
Abstract :
The continuous devices shrinking has introduced new challenges to integrated circuit design, mainly to deal with the overall yield loss (Beckett 2002). Designers start to take into account process variability impact in the early design stages to successful deal with yield loss. Process variability have a critical effect on integrated circuits increasing power consumption to out of design specifications, accelerating circuit degradation or introducing erroneous circuit functionality. Routing ... This work proposes two main contributions to improve yield: explore regular detailed routing reducing the number of vias and explore new approaches of basic cells in a regular layout synthesis.
Keywords :
integrated circuit layout; integrated circuit yield; circuit degradation; circuit functionality; design specifications; integrated circuit design; overall yield loss; power consumption; process variability impact; yield-driven regular layout synthesis; FinFETs; Layout; Logic gates; Power demand; Routing; Transmission line matrix methods; CAD tools; layout synthesis; regularity; variability; yield;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2013 IEEE Computer Society Annual Symposium on
Conference_Location :
Natal
ISSN :
2159-3469
Type :
conf
DOI :
10.1109/ISVLSI.2013.6654649
Filename :
6654649
Link To Document :
بازگشت