Title :
Embedded wafer level packages with laterally placed and vertically stacked thin dies
Author :
Sharma, Gaurav ; Rao, Vempati Srinivas ; Kumar, Aditya ; Su, Nandar ; Ying, Lim Ying ; Houe, Khong Chee ; Lim, Sharon ; Sekhar, Vasarla Nagendra ; Rajoo, Ranjan ; Kripesh, Vaidyanathan ; Lau, John H.
Author_Institution :
Inst. of Microelectron., Agency for Sci., Technol. & Res., Singapore
Abstract :
Two embedded micro wafer level packages (EMWLP) with (1) laterally placed and (2) vertically stacked thin dies are designed and developed. 3D stacking of thin dies is illustrated as progressive miniaturization driver for multi-chip EMWLP. Both the developed packages have dimensions of 10 mm times 10 mm times 0.4 mm and solder ball pitch of 0.4 mm. As part of the work several key processes like thin die stacking, 8 inch wafer encapsulation using compression molding, low temperature dielectric with processing temperature less than 200 degC have been developed. The developed EMWLP components successfully pass 1000 air to air thermal cycling (-40 to 125degC), unbiased highly accelerated stress testing (HAST) and moisture sensitivity level (MSL3) tests. Developed EMWLP also show good board level TC (> 1000 cycles) and drop test reliability results. Integration of thin film passives like inductors and capacitors are also demonstrated on EMWLP platform. Developed thin film passives show a higher Q factor when compared to passives on high resistivity silicon platform. Thermo-mechanical simulation studies on developed EMWLP demonstrate that systemic control over die, RDL and package thicknesses can lead to designs with improved mechanical reliability.
Keywords :
compression moulding; encapsulation; life testing; moisture; reliability; thin film capacitors; thin film inductors; wafer level packaging; 3D stacking; Q factor; air to air thermal cycling; capacitors; compression molding; drop test reliability; embedded micro wafer level packages; highly accelerated stress testing; inductors; mechanical reliability; moisture sensitivity level; multi-chip packages; solder ball pitch; temperature -40 degC to 125 degC; thermo-mechanical simulation; thin dies; thin film passives; wafer encapsulation; Compression molding; Dielectrics; Encapsulation; Packaging; Stacking; Temperature sensors; Testing; Thermal stresses; Thin film inductors; Wafer scale integration;
Conference_Titel :
Electronic Components and Technology Conference, 2009. ECTC 2009. 59th
Conference_Location :
San Diego, CA
Print_ISBN :
978-1-4244-4475-5
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2009.5074217