Title :
Layer minimization in escape routing for staggered-pin-array PCBs
Author :
Yuan-Kai Ho ; Xin-Wei Shih ; Yao-Wen Chang ; Chung-kuan Cheng
Author_Institution :
Grad. Inst. of Electron. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Abstract :
As the technology advances, the pin number of a high-end PCB design keeps increasing. The staggered pin array is used to accommodate a larger pin number than the grid pin array of the same area. Nevertheless, escaping a large pin number to the boundary of a dense staggered pin array, namely multilayer escape routing for staggered pin arrays, is significantly harder than that for grid pin arrays. This paper addresses this multilayer escape routing problem to minimize the number of used layers in a staggered pin array for manufacturing cost reduction. We first present an escaped pin selection method to assign a maximal number of escaped pins in the current layer and also to increase useful routing regions for subsequent layers. Missing pins are also modeled in our routing network to utilize the routing resource effectively. Experimental results show that our approach can significantly reduce the required layer number for escape routing.
Keywords :
cost reduction; network routing; printed circuit design; printed circuit manufacture; PCB design; escaped pin selection method; grid pin array; layer minimization; manufacturing cost reduction; multilayer escape routing problem; staggered-pin-array PCB; Arrays; Nonhomogeneous media; Pins; Routing; Structural rings; Tiles; Wires;
Conference_Titel :
Design Automation Conference (ASP-DAC), 2013 18th Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
978-1-4673-3029-9
DOI :
10.1109/ASPDAC.2013.6509594