Title :
Conformal polymer edge interconnect method for high capacity high performance packages for solid state storage applications
Author :
Robinson, Marc ; Leal, Jeff
Author_Institution :
Vertical Circuits, Inc., Scotts Valley, CA
Abstract :
While much work is being expended throughout the industry on expensive, TSV (through-silicon-via) approaches, the intent of the work reported here was to thoroughly characterize the performance and reliability of a lower cost, non-disruptive, easier to implement improvement to wire bond and TSV methods that offers broad usefulness for many applications today. Our work focused on 3D packaging for memory cards, smart phones, and solid state storage devices to minimize footprint and maximize memory capacity. By varying temperature, cure time, and order of occurrence in the process sequence, we were able to optimize the adhesion of the polymer conductors to the contacts on the die and minimize resistance. Conductor resistance of less than 0.2 ohms/mm were observed. The 3D stacks of flash memory die fabricated with this technique allowed us to reduce SSD volume by 75%, resulting in a 4X increase in memory density.
Keywords :
conducting polymers; contact resistance; flash memories; integrated circuit packaging; integrated circuit reliability; lead bonding; memory cards; 3D packaging; 3D stacks; SSD volume; adhesion; conductor resistance; conformal polymer edge interconnect method; cure time; flash memory die fabrication; memory cards; packages; polymer conductors; reliability; smart phones; solid state storage applications; through-silicon-via methods; wire bond; Bonding; Conductors; Costs; Packaging; Polymers; Smart phones; Solid state circuits; Temperature; Through-silicon vias; Wire;
Conference_Titel :
Electronic Components and Technology Conference, 2009. ECTC 2009. 59th
Conference_Location :
San Diego, CA
Print_ISBN :
978-1-4244-4475-5
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2009.5074247