DocumentCode :
2074820
Title :
A binding algorithm in high-level synthesis for path delay testability
Author :
Yoshikawa, Yasuhiro
Author_Institution :
Kure Nat. Coll. of Technol., Hiroshima, Japan
fYear :
2013
fDate :
22-25 Jan. 2013
Firstpage :
546
Lastpage :
551
Abstract :
A binding method in high-level synthesis for path delay testability is proposed in this paper. For a given scheduled data flow graph, the proposed method synthesizes a path delay testable RTL datapath and its controller. Every path in the datapath is two pattern testable with the controller if the path is activated in the functional operation, i.e., the path is not false path. Our experimental results show that the proposed method can synthesize such RTL circuits with small area overhead compared with that augmented by some DFT techniques such as scan design.
Keywords :
delays; integrated circuit testing; logic testing; RTL datapath; binding algorithm; functional operation; high level synthesis; path delay testability; register transfer level; scheduled data flow graph; Circuit faults; Delays; Discrete Fourier transforms; Hardware; Registers; Testing; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2013 18th Asia and South Pacific
Conference_Location :
Yokohama
ISSN :
2153-6961
Print_ISBN :
978-1-4673-3029-9
Type :
conf
DOI :
10.1109/ASPDAC.2013.6509653
Filename :
6509653
Link To Document :
بازگشت