DocumentCode :
2074844
Title :
Full exploitation of process variation space for continuous delivery of optimal delay test quality
Author :
Arslan, B. ; Orailoglu, A.
Author_Institution :
Comput. Sci. & Eng., Univ. of California, San Diego, La Jolla, CA, USA
fYear :
2013
fDate :
22-25 Jan. 2013
Firstpage :
552
Lastpage :
557
Abstract :
The increasing magnitude of process variations individualizes effectively each chip, necessitating distinct quantities of test resources for each in order to optimize overall delay test quality without exceeding set test budgets. This paper proposes an analytical framework that delivers the optimal test time assignment per chip in order to minimize the delay defect escape rate. Adjustment of the chip-specific test time in the continuous process variation space is attained through an adaptive test flow that utilizes process data measurements from the device under test. The results evince that a substantial improvement in the delay test quality can be obtained at no increase whatsoever to test time consumed by conventional test flows.
Keywords :
delays; integrated circuit testing; microprocessor chips; adaptive test flow; chip-specific test time; continuous delivery; delay defect escape rate; device under test; optimal delay test quality; optimal test time assignment; process variation space; set test budgets; Analytical models; Delays; Equations; Gaussian distribution; Mathematical model; Resource management;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2013 18th Asia and South Pacific
Conference_Location :
Yokohama
ISSN :
2153-6961
Print_ISBN :
978-1-4673-3029-9
Type :
conf
DOI :
10.1109/ASPDAC.2013.6509654
Filename :
6509654
Link To Document :
بازگشت