DocumentCode :
2075357
Title :
A noise tolerant cache design to reduce gate and sub-threshold leakage in the nanometer regime
Author :
Agarwal, Amit ; Roy, Kaushik
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
fYear :
2003
fDate :
25-27 Aug. 2003
Firstpage :
18
Lastpage :
21
Abstract :
Scaling devices while maintaining reasonable short channel immunity requires gate oxide thickness of less than 20 Å for CMOS devices beyond the 70 nm technology node. Low oxide thickness gives rise to considerable direct tunneling current (gate leakage). Power dissipation in large caches is dominated by the gate and sub-threshold leakage current. This paper proposes a novel cache that has high noise immunity with improved leakage power. For every bank of SRAM cells, this technique requires an extra diode in parallel with a gated-ground transistor connected between the source of NMOS transistors and ground in SRAM cells. The row decoder itself can be used to control the extra gated-ground transistor. Our simulation results on a 70 nm process (Berkeley Predictive Technology Model augmented with our gate leakage model) show 39.2% reduction in consumed energy (leakage plus dynamic) in L1 cache and 59.4% reduction in L2 cache energy with less than 2.5% impact on execution time. The technique is applicable to data and instruction caches as well as different levels of cache hierarchy such as the L1, L2, or L3 caches.
Keywords :
CMOS memory circuits; SRAM chips; cache storage; circuit simulation; integrated circuit design; integrated circuit modelling; integrated circuit noise; leakage currents; nanoelectronics; semiconductor diodes; 20 A; 70 nm; Berkeley Predictive Technology Model; CMOS technology node; NMOS transistor source; SRAM cell ground; cache hierarchy levels; data caches; device scaling; direct tunneling current; execution time; gate leakage; gate leakage model; gate oxide thickness; instruction caches; nanometer regime; noise immunity; noise tolerant cache design; oxide thickness; parallel diode/gated-ground transistor; power dissipation; row decoder; short channel immunity; sub-threshold leakage; CMOS technology; Diodes; Gate leakage; Leakage current; MOSFETs; Noise reduction; Power dissipation; Predictive models; Random access memory; Tunneling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 2003. ISLPED '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
1-58113-682-X
Type :
conf
DOI :
10.1109/LPE.2003.1231827
Filename :
1231827
Link To Document :
بازگشت