DocumentCode :
2075598
Title :
A semi-custom voltage-island technique and its application to high-speed serial links [CMOS active power reduction]
Author :
Carballo, Juan-Antonio ; Burns, Jeffrey L. ; Yoo, Seung-Moon ; Vo, Ivan ; Norman, V. Robert
Author_Institution :
IBM Res., Austin, TX, USA
fYear :
2003
fDate :
25-27 Aug. 2003
Firstpage :
60
Lastpage :
65
Abstract :
Supply-voltage reduction is a known technique for reducing CMOS active power. We propose a semi-custom voltage-island approach based on internal regulation and selective custom design. This approach enables transparent embedding, since no additional external power supply is needed. We apply the approach to high-speed serial links, and we show that high performance is retained through targeted application of custom circuit and logic design. A chip is presented that evaluates the presented approach on a 3000 gate 3.2 Gbps multi-protocol serial-link receiver logic core. When reducing the supply from 1.2 V to 0.95 V, the chip demonstrates power savings of over 25%.
Keywords :
CMOS logic circuits; integrated circuit design; logic design; low-power electronics; receivers; telecommunication links; voltage regulators; 0.95 V; 1.2 V; 3.2 Gbit/s; CMOS active power reduction; high-speed serial links; internal regulation; multi-protocol serial-link receiver logic core; on-chip regulator; power savings; semi-custom voltage-island technique; supply-voltage reduction; Application specific integrated circuits; CMOS technology; Energy consumption; Hardware; Logic design; Permission; Power generation; Power supplies; Time to market; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 2003. ISLPED '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
1-58113-682-X
Type :
conf
DOI :
10.1109/LPE.2003.1231836
Filename :
1231836
Link To Document :
بازگشت