Title :
Statistical estimation of leakage current considering inter- and intra-die process variation
Author :
Rao, Rajeev ; Srivastava, Ashish ; Blaauw, David ; Sylvester, Dennis
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Michigan Univ., Ann Arbor, MI, USA
Abstract :
We develop a method to estimate the variation of leakage current due to both intra-die and inter-die gate length process variability. We derive an analytical expression to estimate the probability density function (PDF) of the leakage current for stacked devices found in CMOS gates. These distributions of individual gate leakage currents are then combined to obtain the mean and variance of the leakage current for an entire circuit. We also present an approach to account for both the inter- and intra-die gate length variations to ensure that the circuit leakage PDF correctly models both types of variation. The proposed methods were implemented and tested on a number of benchmark circuits. Comparison to Monte-Carlo simulation validates the accuracy of the proposed method and demonstrates the efficiency of the proposed analysis method. Comparison with traditional deterministic leakage current analysis demonstrates the need for statistical methods for leakage current analysis.
Keywords :
CMOS integrated circuits; Monte Carlo methods; circuit simulation; integrated circuit manufacture; integrated circuit modelling; leakage currents; probability; statistical analysis; CMOS gates; Monte-Carlo simulation; benchmark circuits; circuit leakage PDF; deterministic leakage current analysis; gate leakage current distributions; gate length process variability; inter-die process variation; intra-die process variation; leakage current; leakage current variance; mean leakage current; models; probability density function; stacked devices; statistical estimation; statistical methods; Benchmark testing; Circuit testing; Delay estimation; Integrated circuit modeling; Leakage current; MOS devices; Permission; Probability density function; Semiconductor device modeling; Threshold voltage;
Conference_Titel :
Low Power Electronics and Design, 2003. ISLPED '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
1-58113-682-X
DOI :
10.1109/LPE.2003.1231840