Title :
Redesign using state splitting
Author :
Camposano, R. ; Bergamaschi, Reinaldo A.
Author_Institution :
IBM Res. Div., Thomas J. Watson Res. Center, Yorktown Heights, NY
Abstract :
In high-level synthesis, the generation of different designs is generally referred to as design space exploration. This paper presents an efficient and accurate method for design space exploration based on redesign. Initially, a design that optimizes a design criterion such as performance is synthesized. State splitting then successively generates new designs by introducing additional control states. The size of each design is accurately estimated using a tentative data-path allocation and then computing its area using a typical CMOS cell library implementation. Results for six benchmark examples illustrate these techniques
Keywords :
CMOS integrated circuits; circuit CAD; CMOS cell library; benchmark examples; data-path allocation; design space exploration; high-level synthesis; performance; redesign; state splitting; Automatic control; Design methodology; Design optimization; Hardware; Parallel processing; Performance evaluation; Processor scheduling; Space exploration; Storage automation; Timing;
Conference_Titel :
Design Automation Conference, 1990., EDAC. Proceedings of the European
Conference_Location :
Glasgow
Print_ISBN :
0-8186-2024-2
DOI :
10.1109/EDAC.1990.136637