DocumentCode :
2077282
Title :
An efficient two-dimensional compaction algorithm for VLSI symbolic layout
Author :
Wei, Shao-Jun ; Leroy, Jacques ; Crappe, Raymond
Author_Institution :
Microelectron. Lab., Faculte Polytech. de Mons, Belgium
fYear :
1990
fDate :
12-15 Mar 1990
Firstpage :
196
Lastpage :
200
Abstract :
The 2-dimensional compaction problem for VLSI symbolic layout is considered. Through carefully arranging the constraints among the elements which are represented as rectangles and the compaction strategies including the basic 2-dimensional compaction and the jog, the goal to compact the layout so that its bounding rectangle has a minimum or an approximately minimum area, is achieved. A systematical search method is recommended to find the proper jog points on the wires. A reversed compaction is used to optimize the compacted result. The procedure of designers´ work is fully considered in order to accelerate the compacting process
Keywords :
VLSI; circuit layout CAD; computational complexity; VLSI symbolic layout; bounding rectangle; jog; minimum area; reversed compaction; search method; two-dimensional compaction algorithm; Character generation; Compaction; Very large scale integration; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1990., EDAC. Proceedings of the European
Conference_Location :
Glasgow
Print_ISBN :
0-8186-2024-2
Type :
conf
DOI :
10.1109/EDAC.1990.136644
Filename :
136644
Link To Document :
بازگشت