DocumentCode :
2078440
Title :
Low power design of Johnson Counter using clock gating
Author :
Ismail, Sani Md ; Rahman, A. B. M. Saadmaan ; Islam, F.T.
Author_Institution :
Mil. Inst. of Sci. & Technol., Bangladesh Univ. of Professionals, Dhaka, Bangladesh
fYear :
2012
fDate :
22-24 Dec. 2012
Firstpage :
510
Lastpage :
517
Abstract :
Power dissipation minimization is one of the prime concerns in recent VLSI design. As chip size is shrinking and many other micro-electronics reliabilities are developing gradually, low power design of any system has become priority. Computer system consists of sequential circuits mostly and that is why efficient low power design of various sequential circuits is very important. In this paper, we have proposed a low power design scheme of Johnson Counter using clock gating system. Doing some power analysis in SPICE, it is considered that our proposed system has lower power dissipation and simpler interconnections compared to the conventional design.
Keywords :
circuit analysis computing; counting circuits; integrated circuit design; sequential circuits; very high speed integrated circuits; Johnson counter; SPICE; VLSI design; chip size; clock gating system; low power design; microelectronics reliability; power dissipation minimization; sequential circuit; very large scale integrated circuit; Johnson Counter; clock gating; low power VLSI design; power dissipation; sequential circuit;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer and Information Technology (ICCIT), 2012 15th International Conference on
Conference_Location :
Chittagong
Print_ISBN :
978-1-4673-4833-1
Type :
conf
DOI :
10.1109/ICCITechn.2012.6509803
Filename :
6509803
Link To Document :
بازگشت